# <span id="page-0-0"></span>**1. General description**

The TDA8933 is a high efficiency class-D amplifier with low power dissipation.

The continuous time output power is  $2 \times 10$  W in a stereo half bridge application  $(R_L = 8 \Omega)$  or 1 × 20 W in a mono full bridge application  $(R_L = 16 \Omega)$ . Due to the low power dissipation the device can be used without any external heat sink when playing music. Due to the implementation of Thermal Foldback (TF), even for high supply voltages and/or lower load impedances, the device will continue to operate with considerable music output power without the need for an external heat sink.

The device has two full differential inputs driving two independent outputs. It can be used in a mono full bridge configuration (Bridge-Tied Load (BTL)) or a stereo half bridge configuration (Single-Ended (SE)).

## <span id="page-0-1"></span>**2. Features**

- High efficiency
- Application without heat sink using thermally enhanced small outline package
- **D** Operating voltage from 10 V to 36 V asymmetrical or  $\pm$  5 V to  $\pm$  18 V symmetrical
- Thermally protected
- Thermal foldback
- Current limiting to avoid audio holes
- Full short circuit proof to supply lines (using advanced current protection)
- Switchable internal / external oscillator (master-slave setting)
- No pop noise
- Low power dissipation
- Mono bridge-tied load (full bridge) or stereo single-ended (half bridge) application
- Full differential inputs

## <span id="page-0-2"></span>**3. Applications**

- Flat panel television sets
- Flat panel monitor sets
- Multimedia systems
- Wireless speakers
- Mini/micro systems
- Home sound sets



# <span id="page-1-0"></span>**4. Quick reference data**



| Symbol           | <b>Parameter</b> | <b>Conditions</b>                                                                     | Min                      | <b>Typ</b> | <b>Max</b>               | Unit |
|------------------|------------------|---------------------------------------------------------------------------------------|--------------------------|------------|--------------------------|------|
| Mono BTL channel |                  |                                                                                       |                          |            |                          |      |
| $P_{O(RMS)}$     | RMS output power | $\boxed{1}$<br>continuous time output power                                           |                          |            |                          |      |
|                  |                  | THD+N = 10 %; $f_i$ = 1 kHz                                                           |                          |            |                          |      |
|                  |                  | $R_L = 8 \Omega$ ; $V_P = 17 V$                                                       |                          |            |                          |      |
|                  |                  | THD+N = 0.5 %, $f_i$ = 1 kHz                                                          | 11.9                     | 13.2       | ۰                        | W    |
|                  |                  | THD+N = 0.5 %, $f_i$ = 100 Hz                                                         |                          | 13.2       | $\overline{\phantom{a}}$ | W    |
|                  |                  | THD+N = 10 %, $f_i$ = 1 kHz                                                           | 15.4                     | 17.1       | $\overline{\phantom{a}}$ | W    |
|                  |                  | THD+N = 10 %, $f_i$ = 100 Hz                                                          | ä,                       | 17.1       | $\overline{\phantom{a}}$ | W    |
|                  |                  | $R_L$ = 16 $\Omega$ ; $V_P$ = 25 V                                                    |                          |            |                          |      |
|                  |                  | THD+N = 0.5 %, $f_i$ = 1 kHz                                                          | 14.9                     | 16.5       | $\overline{\phantom{a}}$ | W    |
|                  |                  | THD+N = 0.5 %, $f_i$ = 100 Hz                                                         | $\overline{\phantom{a}}$ | 16.5       | $\overline{\phantom{a}}$ | W    |
|                  |                  | THD+N = 10 %, $f_i$ = 1 kHz                                                           | 18.9                     | 21         |                          | W    |
|                  |                  | THD+N = 10 %, $f_i$ = 100 Hz                                                          |                          | 21         |                          | W    |
|                  |                  | $\boxed{2}$<br>short time output power;<br>THD+N = 10 %, see<br>Figure 35 for details |                          |            |                          |      |
|                  |                  | $R_L = 16 \Omega$ ; $V_P = 31 V$                                                      |                          |            |                          |      |
|                  |                  | THD+N = $0.5\%$                                                                       | 22.8                     | 25.3       | $\overline{\phantom{a}}$ | W    |
|                  |                  | $THD + N = 10 %$                                                                      | 28.8                     | 32         |                          | W    |

**Table 1. Quick reference data** …continued

<span id="page-2-0"></span>[1] Output power is measured indirectly, based on  $R_{DSon}$  measurement.

<span id="page-2-1"></span>[2] 2 layer application board (55 mm  $\times$  45 mm), 35 µm copper, FR4 base material in free air with natural convection.

# <span id="page-2-2"></span>**5. Ordering information**

#### **Table 2. Ordering information**



# <span id="page-3-0"></span>**6. Block diagram**



# <span id="page-4-1"></span><span id="page-4-0"></span>**7. Pinning information**

### **7.1 Pinning**



### <span id="page-4-2"></span>**7.2 Pin description**

#### **Table 3. Pinning description**





## <span id="page-5-1"></span><span id="page-5-0"></span>**8. Functional description**

#### **8.1 General**

The TDA8933 is a mono full bridge or stereo half bridge audio power amplifier using class-D technology. The audio input signal is converted into a Pulse Width Modulated (PWM) signal via an analog input stage and PWM modulator. To enable the output power Diffusion Metal Oxide Semiconductor (DMOS) transistors to be driven, this digital PWM signal is applied to control and handshake block and driver circuits for both the high side and low side. A 2nd-order-low-pass filter converts the PWM signal to an analog audio signal across the loudspeakers.

The TDA8933 contains two independent half bridges with full differential input stages. The loudspeakers can be connected in the following configurations:

- **•** Mono full bridge: Bridge Tied Load (BTL)
- **•** Stereo half bridge: Single-Ended (SE)

The TDA8933 contains circuits common to both channels, such as: the oscillator, all reference sources, the mode functionality and a digital timing manager.

The following protections are built-in: thermal foldback, temperature, current and voltage.

#### <span id="page-6-2"></span>**8.2 Mode selection and interfacing**

The TDA8933 can be switched to one of four operating modes using pins POWERUP and ENGAGE:

- **•** Sleep mode: with low supply current
- **•** Mute mode: the amplifiers are switching idle (50 % duty cycle), but the audio signal at the output is suppressed by disabling the V<sub>I</sub>-converter input stages. The capacitors on pins HVP1 and HVP2 have been charged to half the supply voltage (asymmetrical supply only)
- **•** Operating mode: the amplifiers are fully operational with an output signal
- **•** Fault mode

Both pins POWERUP and ENGAGE refer to pin CGND.

[Table](#page-6-1) 4 shows the different modes as a function of the voltages on the POWERUP and ENGAGE pins.



Mute  $2 \text{ V to } 6 \text{ V}$   $\leq 0.8 \text{ V}$   $> 2 \text{ V}$ Operating  $2 \text{ V to } 6 \text{ V}$   $3 \text{ V to } 6 \text{ V}$   $> 2 \text{ V}$ Fault 2 V to 6 V undefined < 0.8 V

### <span id="page-6-1"></span>**Table 4. Mode selection for the TDA8933**

<span id="page-6-0"></span>[1] When there are symmetrical supply conditions, the voltage applied to pins POWERUP and ENGAGE must never exceed the supply voltage ( $V_{DDA}$ ,  $V_{DDP1}$  or  $V_{DDP2}$ ).

If the transition between Mute mode and Operating mode is controlled via a time constant, the start-up will be pop free since the DC output offset voltage is applied gradually to the output between Mute mode and Operating mode. The bias current setting of the VI-converters is related to the voltage on pin ENGAGE.

- Mute mode: the bias current setting of the V<sub>I</sub>-converters is zero (V<sub>I</sub>-converters disabled).
- **•** Operating mode: the bias current is at maximum.

The time constant required to apply the DC output offset voltage gradually between Mute mode and Operating mode can be generated by applying a decoupling capacitor on pin ENGAGE. The value of the capacitor on pin ENGAGE should be 470 nF.

**Class-D audio amplifier**



### <span id="page-7-0"></span>**8.3 Pulse width modulation frequency**

The output signal of the amplifier is a PWM signal with a carrier frequency of approximately 320 kHz. Using a 2nd-order-low-pass filter in the application results in an analog audio signal across the loudspeaker. The PWM switching frequency can be set by an external resistor  $R_{osc}$  connected between pin OSCREF and  $V_{SSD(HW)}$ . The carrier frequency can be set between 300 kHz and 500 kHz. Using an external resistor of 39 k $\Omega$ , the carrier frequency is set to an optimized value of 320 kHz (see [Figure](#page-8-0) 4).

If two or more TDA8933 devices are used in the same audio application, it is recommended to synchronize the switching frequency of all devices.This can be done by connecting all the OSCIO pins together and configuring one of the TDA8933 devices in the application as the clock master. Configure the other TDA8933 devices as slaves.

Pin OSCIO is a 3-state input or output buffer. Pin OSCIO is configured in master mode as oscillator output, and in slave mode as oscillator input. Master mode is enabled by applying a resistor between pin OSCREF and  $V_{SSD(HW)}$ , while slave mode is enabled by connecting pin OSCREF directly to  $V_{SSD(HW)}$  (without any resistor).

The value of the resistor also sets the frequency of the carrier and can be calculated with [Equation](#page-8-1) 1:

<span id="page-8-1"></span>
$$
f_{osc} = \frac{12.45 \times 10^9}{R_{osc}}
$$

(1)

Where:

 $f_{osc}$  = oscillator frequency (Hz)

 $R_{osc}$  = oscillator resistor ( $\Omega$ ) (on pin OSCREF)



<span id="page-8-0"></span>[Table](#page-8-2) 5 summarizes how to configure the TDA8933 in master or slave configuration.

#### <span id="page-8-2"></span>**Table 5. Master/slave configuration**



#### <span id="page-8-3"></span>**8.4 Protections**

The following protections are implemented in the TDA8933:

- **•** Thermal Foldback (TF)
- **•** OverTemperature Protection (OTP)
- **•** OverCurrent Protection (OCP)
- **•** Window Protection (WP)
- **•** Supply voltage protections
	- **–** UnderVoltage Protection (UVP)
	- **–** OverVoltage Protection (OVP)
	- **–** UnBalance Protection (UBP)
- **•** ElectroStatic Discharge (ESD)

The behavior of the device under the different fault conditions differs according to the protection activated and is described in the following sections.

#### <span id="page-9-1"></span>**8.4.1 Thermal Foldback (TF)**

If the junction temperature of the TDA8933 exceeds the threshold level (T<sub>j</sub> > 140 °C), the gain of the amplifier is decreased gradually to a level where the combination of dissipation (P) and the thermal resistance from junction to ambient  $(R<sub>th(i-a)</sub>)$  results in a junction temperature around the threshold level.

This means that the device will not switch off completely, but remains operational at lower output power levels. With music output signals, this feature enables high peak output powers while still operating without any external heat sink other than the printed-circuit board area.

If the junction temperature still increases due to external causes, the OverTemperature Protection (OTP) shuts down the amplifier completely.

#### <span id="page-9-2"></span>**8.4.2 OverTemperature Protection (OTP)**

If the junction temperature  $T_j$  > 155 °C, the power stage will shut down immediately.

#### <span id="page-9-0"></span>**8.4.3 OverCurrent Protection (OCP)**

When the output current of the device exceeds 2 A due to a short-circuit across the load or an impedance drop, the cycle-by-cycle current limitation becomes active. This means the device will not switch off, but continue to operate while limiting the current without causing audio holes (interruptions). The maximum output current will not go beyond the absolute maximum current.

If the current exceeds 2 A due to a low ohmic short from the demodulated output (after the inductor) to either V<sub>SS</sub> or V<sub>DD</sub> both power stages become floating. The DIAG is set low for 50 ms and the internal timer of 100 ms is started. The timer will keep both power stages disabled for 100 ms. As long as the short remains, this cycle will repeat. The average power dissipation in the TDA8933 will be low because the short-circuit current will flow only during a very small part of the timer cycle of 100 ms.

#### <span id="page-9-3"></span>**8.4.4 Window Protection (WP)**

WP checks the PWM output voltage before switching from Sleep mode to Mute mode (outputs switching) and is activated:

**•** During the start-up sequence, when pin POWERUP is switched from Sleep mode to Mute mode.

In the event of a short-circuit at one of the output terminals to  $V_{\text{DPP1}}$ ,  $V_{\text{SPP1}}$ ,  $V_{\text{DPP2}}$  or  $V<sub>SSP2</sub>$  the start-up procedure is interrupted and the TDA8933 waits for open-circuit outputs. Because the check is done before enabling the power stages, no large currents will flow in the event of a short-circuit.

**•** When the amplifier is shut down completely, due to activation of the OCP because a short to one of the supply lines is made, then during restart (after 100 ms) the window protection will be activated. As a result, the amplifier will not start up until the short to the supply lines is removed.

#### <span id="page-9-4"></span>**8.4.5 Supply voltage protections**

If the supply voltage drops below 10 V, the UVP circuit is activated and the system will shut down directly. This switch-off will be silent and without pop noise. When the supply voltage rises above the threshold level, the system is restarted again after 100 ms.

If the supply voltage exceeds 36 V, the OVP circuit is activated and the power stages will shut down. It is re-enabled as soon as the supply voltage drops below the threshold level. The system is restarted again after 100 ms.

It should be noted that supply voltages > 40 V may damage the TDA8933. Two conditions should be distinguished:

- **•** If the supply voltage is pumped to higher values by the TDA8933 application itself (see also [Section](#page-28-0) 14.8), the OVP is triggered and the TDA8933 is shut down. The supply voltage will decrease and the TDA8933 is protected against any overstress.
- **•** If a supply voltage > 40 V is caused by other or external causes, the TDA8933 will shut down, but the device can still be damaged since the supply voltage will remain > 40 V in this case. The OVP protection is not a supply clamp.

An additional UBP circuit compares the positive analog supply voltage  $(V_{DDA})$  and the negative analog supply voltage ( $V_{SSA}$ ) and is triggered if the voltage difference between them exceeds a certain level. This level depends on the sum of both supply voltages. The unbalance threshold levels can be defined as follows:

- LOW-level threshold:  $V_{P(th)(ubp)|}$  < 8/5  $\times$  V<sub>HVPREF</sub>
- $HIGH$ -level threshold:  $V_{P(th)(ubph} > 8/3 \times V_{HVPREF}$

In a symmetrical supply the UBP is released when the unbalance of the supply voltage is within 6 % of its starting value.

[Table](#page-10-0) 6 shows an overview of all protections and the effect on the output signal.



#### <span id="page-10-0"></span>**Table 6. Overview of protections for the TDA8933**

### <span id="page-11-2"></span>**8.5 Diagnostic input and output**

Whenever one of the protections is triggered, except for TF, pin DIAG is activated to LOW level (see [Table](#page-10-0) 6). An internal reference supply will pull up the open-drain DIAG output to approximately 2.4 V. This internal reference supply can deliver approximately 50 µA. The DIAG pin refers to pin CGND.The diagnostic output signal during different short circuit conditions is illustrated in [Figure](#page-11-0) 5. Using pin DIAG as input, a voltage  $< 0.8$  V will put the device into Fault mode.



### <span id="page-11-3"></span><span id="page-11-0"></span>**8.6 Differential inputs**

For a high common-mode rejection ratio and for maximum flexibility in the application, the audio inputs are fully differential. By connecting the inputs anti-parallel, the phase of one of the two channels can be inverted, so that the amplifier can operate as a mono BTL amplifier. The input configuration for a mono BTL application is illustrated in [Figure](#page-11-1) 6.

In the single-ended configuration it is also recommended to connect the two differential inputs in anti-phase. This has advantages for the current handling of the power supply at low signal frequencies and minimizes supply pumping (see also [Section](#page-28-0) 14.8).

<span id="page-11-1"></span>

#### <span id="page-12-0"></span>**8.7 Output voltage buffers**

When pin POWERUP is set HIGH, the half supply output voltage buffers are switched on in asymmetrical supply configuration. The start-up will be pop free because the device starts switching when the capacitor on pin HVPREF and the SE capacitors are completely charged.

Output voltage buffers:

- **•** Pins HVP1 and HVP2: The time required for charging the SE capacitor depends on its value. The half supply voltage output is disabled when the TDA8933 is used in a symmetrical supply application.
- **•** Pin HVPREF: This output voltage reference buffer charges the capacitor on pin HVPREF.
- **•** Pin INREF: This output voltage reference buffer charges the input reference capacitor on pin INREF. Pin INREF applies the bias voltage for the inputs.

# <span id="page-13-0"></span>**9. Internal circuitry**



V<sub>SSA</sub> CGND

001aad787







## <span id="page-17-8"></span>**10. Limiting values**



<span id="page-17-1"></span><span id="page-17-0"></span>[2] Measured with respect to pin  $V_{\text{SSD(HW)}}$ ;  $V_x < V_{\text{DD}} + 0.3$  V.

<span id="page-17-2"></span>[3] Measured with respect to pin CGND;  $V_x < V_{DD} + 0.3$  V.

<span id="page-17-3"></span> $[4]$   $V_{SS} = V_{SSP1} = V_{SSP2}$ ;  $V_{DD} = V_{DDP1} = V_{DDP2}$ .

<span id="page-17-4"></span>[5] Current limiting concept.

## <span id="page-17-9"></span>**11. Thermal characteristics**



<span id="page-17-5"></span>[1] Measured in a JEDEC high K-factor test board (standard EIA/JESD 51-7) in free air with natural convection.

<span id="page-17-6"></span>[2] 2 layer application board (55 mm  $\times$  45 mm), 35 µm copper, FR4 base material in free air with natural convection.

<span id="page-17-7"></span>[3] Strongly dependent on where the measurement is taken on the package.

# <span id="page-18-0"></span>**12. Static characteristics**

#### **Table 10. Characteristics**

 $V_P$  = 25 V,  $f_{osc}$  = 320 kHz and  $T_{amb}$  = 25 °C; unless specified otherwise.



#### **Table 10. Characteristics** …continued

 $V_P = 25$  V,  $f_{\text{osc}} = 320$  kHz and  $T_{\text{amb}} = 25$  °C; unless specified otherwise.



<span id="page-19-0"></span>[1] Measured with respect to pin CGND.

<span id="page-19-1"></span>[2] Measured with respect to pin  $V_{\text{SSD(HW)}}$ .

# <span id="page-20-0"></span>**13. Dynamic characteristics**

#### **Table 11. Switching characteristics**

 $V_P = 25$  V;  $T_{amb} = 25^{\circ}C$ ; unless otherwise specified.



#### **Table 12. SE characteristics**

 $V_P$  = 25 V,  $R_L$  = 2  $\times$  8  $\Omega$ ,  $f_i$  = 1 kHz,  $f_{osc}$  = 320 kHz,  $R_S$  < 0.1  $\Omega$   $\frac{[6]}{2}$  $\frac{[6]}{2}$  $\frac{[6]}{2}$  and  $T_{amb}$  = 25 °C; unless otherwise specified.





#### **Table 12. SE characteristics** …continued

 $V_P$  = 25 V,  $R_L$  = 2  $\times$  8  $\Omega$ ,  $f_i$  = 1 kHz,  $f_{osc}$  = 320 kHz,  $R_S$  < 0.1  $\Omega$   $\frac{[6]}{2}$  and  $T_{amb}$  = 25 °C; unless otherwise specified.

[1] Output power is measured indirectly; based on  $R_{DSon}$  measurement.

<span id="page-21-1"></span>[2] 2 layer application board (55 mm  $\times$  45 mm), 35 µm copper, FR4 base material in free air with natural convection.

<span id="page-21-2"></span>[3] THD+N is measured in a bandwidth of 20 Hz to 20 kHz, AES17 brick wall.

<span id="page-21-3"></span>[4] Maximum V<sub>ripple</sub> = 2 V (p-p); R<sub>S</sub> = 0  $\Omega$ .

<span id="page-21-4"></span> $[5]$  B = 20 Hz to 20 kHz, AES17 brick wall.

<span id="page-21-0"></span> $[6]$  R<sub>S</sub> is the series resistance of inductor and capacitor of low-pass LC filter in the application.

#### **Table 13. BTL characteristics**

 $V_P$  = 25 V, R<sub>L</sub> = 16 Ω, f<sub>i</sub> = 1 kHz, f<sub>osc</sub> = 320 kHz, R<sub>S</sub> < 0.1 Ω <u>[\[5\]](#page-22-0)</u> and T<sub>amb</sub> = 25 °C; unless otherwise specified.





### **Table 13. BTL characteristics** …continued

 $V_P$  = 25 V, R<sub>L</sub> = 16 Ω, f<sub>i</sub>  $\kappa=$  1 kHz,  $f_{osc}$  = 320 kHz,  $R_S$  < 0.1  $\Omega$   $^{[5]}$  and  $T_{amb}$  = 25 °C; unless otherwise specified.

[1] Output power is measured indirectly; based on  $R_{DSon}$  measurement.

<span id="page-22-1"></span>[2] 2 layer application board (55 mm  $\times$  45 mm), 35 µm copper, FR4 base material in free air with natural convection.

<span id="page-22-2"></span>[3] THD+N is measured in a bandwidth of 20 Hz to 20 kHz, AES17 brick wall.

<span id="page-22-3"></span> $[4]$  B = 22 Hz to 20 kHz, AES17 brick wall.

<span id="page-22-0"></span>[5] R<sub>S</sub> is the series resistance of inductor and capacitor of low-pass LC filter in the application.

# <span id="page-23-3"></span><span id="page-23-2"></span>**14. Application information**

### **14.1 Output power estimation**

The output power  $P_0$  at THD+N = 0.5 %, just before clipping, for the SE and BTL configurations can be estimated using [Equation](#page-23-0) 2 and [Equation](#page-23-1) 3.

<span id="page-23-0"></span>SE configuration:

$$
P_{o(0.5\%)} = \frac{\left[\left(\frac{R_L}{R_L + R_{DSon} + R_s + R_{ESR}}\right) \times (1 - t_{w(min)} \times f_{osc}) \times V_P\right]^2}{8 \times R_L}
$$
(2)

<span id="page-23-1"></span>BTL configuration:

$$
P_{o(0.5\%)} = \frac{\left[\left(\frac{R_L}{R_L + 2 \times (R_{DSon} + R_s)}\right) \times (1 - t_{w(min)} \times f_{osc}) \times V_P \right]^2}{2 \times R_L}
$$
(3)

Where:

 $V_P$  = supply voltage  $V_{DDP1}$  -  $V_{SSP1}$  (V) or  $V_{DDP2}$  -  $V_{SSP2}$  (V)

 $R_1$  = load resistance ( $\Omega$ )

 $R_{DSon}$  = drain-source on-state resistance ( $\Omega$ )

 $R_s$  = series resistance output inductor ( $\Omega$ )

 $R_{ESR}$  = equivalent series resistance SE capacitance ( $\Omega$ )

 $t_{w(min)}$  = minimum pulse width (s); 80 ns typical

 $f_{\text{osc}}$  = oscillator frequency (Hz); 320 kHz typical with  $R_{\text{osc}}$  = 39 k $\Omega$ 

The output power  $P_0$  at THD+N = 10 % can be estimated by:

$$
P_{o(10\%)} = 1.25 \times P_{o(0.5\%)} \tag{4}
$$

[Figure](#page-24-1) 7 and Figure 8 show the estimated output power at THD+N =  $0.5$  % and THD+N = 10 % as a function of the supply voltage for SE and BTL configurations at different load impedances. The output power is calculated with:  $R_{DSon} = 0.35 \Omega$  (at  $T_i = 25 \text{ }^{\circ}\text{C}$ ),  $R_s = 0.05 \Omega$ ,  $R_{ESR} = 0.05 \Omega$  and  $I_{O(ocp)} = 2 \text{ A (minimum)}$ .

# **Class-D audio amplifier**



(1) When the maximum current of 2 A is reached, the current limitation feature becomes active. See also [Section](#page-9-0) 8.4.3 for OCP details.

#### <span id="page-24-0"></span>**Fig 7. SE output power as a function of supply voltage**



(1) When the maximum current of 2 A is reached, the current limitation feature becomes active. See also [Section](#page-9-0) 8.4.3 for OCP details.

<span id="page-24-1"></span>**Fig 8. BTL output power as a function of supply voltage**

#### <span id="page-25-3"></span>**14.2 Output current limiting**

The peak output current  $I_{OM}$  is internally limited to 2 A (minimum). During normal operation the output current should not exceed this threshold level, otherwise the signal is distorted. The peak output current in SE or BTL configurations can be calculated using [Equation](#page-25-0) 5 and [Equation](#page-25-1) 6.

<span id="page-25-0"></span>SE configuration:

$$
I_{O(max)} \le \frac{0.5 \times V_P}{R_L + R_{DSon} + R_s + R_{ESR}} \le 2 A \tag{5}
$$

<span id="page-25-1"></span>BTL configuration:

$$
I_{O(max)} \le \frac{V_P}{R_L + 2 \times (R_{DSon} + R_s)} \le 2 A \tag{6}
$$

Where:

 $V_P$  = supply voltage  $V_{DDP1}$  -  $V_{SSP1}$  (V) or  $V_{DDP2}$  -  $V_{SSP2}$  (V)

 $R_1$  = load resistance ( $\Omega$ )

 $R_{DSon}$  = drain-source on-state resistance ( $\Omega$ )

 $R_s$  = series resistance ( $\Omega$ )

 $R<sub>FSR</sub>$  = equivalent series resistance SE capacitance ( $\Omega$ )

Example:

An 8  $\Omega$  speaker in the BTL configuration can be used up to a supply voltage of 18 V without running into current limiting. Current limiting (clipping) will avoid audio holes but produces a similar distortion to voltage clipping.

#### <span id="page-25-4"></span>**14.3 Speaker configuration and impedance**

For a flat frequency response (second order Butterworth filter) it is necessary to change the low-pass filter components  $L_{LC}$  and  $C_{LC}$  according to the speaker configuration and impedance. [Table](#page-25-2) 14 shows the required values in practice.



#### <span id="page-25-2"></span>**Table 14. Filter component values**

#### <span id="page-26-3"></span>**14.4 Single-ended capacitor**

The SE capacitor forms a high-pass filter with the speaker impedance. So the frequency response will roll off with 20 dB per decade below f<sub>−3dB</sub> (3 dB cut-off frequency).

The 3 dB cut-off frequency is equal to:

$$
f_{-3dB} = \frac{1}{2\pi \times R_L \times C_{SE}}\tag{7}
$$

Where:

 $f<sub>-3dB</sub>$  = 3 dB cut-off frequency (Hz)

 $R_1$  = load resistance ( $\Omega$ )

 $C_{SE}$  = single-ended capacitance (F); see [Figure](#page-39-0) 37.

[Table](#page-26-0) 15 shows an overview of the required SE capacitor values in the case of 60 Hz, 40 Hz or 20 Hz 3 dB cut-off frequency.

#### <span id="page-26-0"></span>**Table 15. SE capacitor values**



#### <span id="page-26-4"></span>**14.5 Gain reduction**

The gain of the TDA8933 is internally fixed at 30 dB for SE, and 36 dB for BTL. The gain can be reduced by a resistive voltage divider at the input (see [Figure](#page-26-1) 9).



<span id="page-26-1"></span>**Fig 9. Input configuration for reducing gain**

When applying a resistive divider, the total voltage gain  $G_{v(tot)}$  can be calculated using [Equation](#page-26-2) 8 and [Equation](#page-27-0) 9:

<span id="page-26-2"></span>
$$
G_{v(tot)} = G_{v(cl)} + 20log \left[ \frac{R_{EQ}}{R_{EQ} + (RI + R2)} \right]
$$
 (8)

Where:

 $G<sub>v(tot)</sub> = total voltage gain (dB)$  $G_{\text{V}(\text{cl})}$  = closed-loop voltage gain, fixed at 30 dB for SE (dB)  $R_{\text{EQ}}$  = equivalent resistance, R3 and Z<sub>i</sub> ( $\Omega$ )

R1 = series resistors  $(\Omega)$ R2 = series resistors  $(Ω)$ 

<span id="page-27-0"></span>
$$
R_{EQ} = \frac{R3 \times Z_i}{R3 + Z_i}
$$

Where:

 $R_{FO}$  = equivalent resistance ( $\Omega$ )

R3 = parallel resistor  $(\Omega)$ 

 $Z_i$  = internal input impedance ( $\Omega$ )

#### **Example:**

Substituting R1 = R2 = 4.7 kΩ, Z<sub>i</sub> = 100 kΩ and R3 = 22 kΩ in [Equation](#page-27-0) 8 and Equation 9 results in a gain of  $G<sub>v(tot)</sub> = 26.3 dB$ .

### <span id="page-27-2"></span>**14.6 Device synchronization**

If two or more TDA8933 devices are used in one application it is recommended that all devices are synchronized at the same switching frequency to avoid beat tones. Synchronization can be realized by connecting all OSCIO pins together and configuring one of the TDA8933 devices as master, while the other TDA8933 devices are configured as slaves (see [Figure](#page-27-1) 10).

A device is configured as master when a resistor  $\mathsf{R}_{\text{osc}}$  is connected between pin OSCREF and pin  $V_{SSD(HW)}$ , setting the carrier frequency. Pin OSCIO of the master is then configured as an oscillator output for synchronization. The OSCREF pins of the slave devices should be shorted to pin  $V_{SSD(HW)}$ , configuring pin OSCIO as an input.

<span id="page-27-1"></span>

(9)

#### <span id="page-28-2"></span>**14.7 Thermal behavior (printed-circuit board considerations)**

The heat sink in an application with a TDA8933 is made using the copper on the printed-circuit board. The TDA8933 uses the four corner leads (pins 1, 16, 17 and 32) for heat transfer from the die to the PCB. The thermal foldback will limit the maximum junction temperature to 140 °C.

[Equation](#page-28-1) 10 shows the relation between the maximum allowable power dissipation P and the thermal resistance from junction to ambient.

<span id="page-28-1"></span>
$$
R_{th(j-a)} = \frac{T_{j(max)} - T_{amb}}{P}
$$
\n(10)

Where:

 $R_{th(i-a)}$  = thermal resistance from junction to ambient (K/W)

 $T_{j(max)}$  = maximum junction temperature (°C)

 $T<sub>amb</sub>$  = ambient temperature ( $°C$ )

 $P =$  power dissipation (W), which is determined by the efficiency of the TDA8933

The power dissipation is shown in [Figure](#page-32-0) 21 (SE) and [Figure](#page-37-0) 33 (BTL).

The thermal resistance, R<sub>th(i-a)</sub>, of a 2 layer application board (55 mm  $\times$  45 mm), 35  $\mu$ m copper, FR4 base material in free air with natural convection, is 44 K/W (typ.).

#### <span id="page-28-0"></span>**14.8 Pumping effects**

When the amplifier is used in an SE configuration, a so-called 'pumping effect' can occur. During one switching interval, energy is taken from one supply (e.g.  $V_{\text{DDP1}}$ ), while a part of that energy is delivered back to the other supply line (e.g.  $V_{SSP1}$ ), and vice versa. When the power supply cannot sink energy, the voltage across the output capacitors of that power supply will increase.

The voltage increase caused by the pumping effect depends on:

- **•** Speaker impedance
- **•** Supply voltage
- **•** Audio signal frequency
- **•** Value of decoupling capacitors on supply lines
- **•** Source and sink currents of other channels

The pumping effect should not cause a malfunction of either the audio amplifier or the power supply. For instance, this malfunction can be caused by triggering of the undervoltage or overvoltage protection of the amplifier.

Pumping effects in an SE configuration can be minimized by connecting audio inputs in anti-phase and changing the polarity of one speaker, as shown in [Figure](#page-29-0) 11.



### <span id="page-29-1"></span><span id="page-29-0"></span>**14.9 SE curves measured in the reference design**



#### **Class-D audio amplifier**



**Fig 14. Total harmonic distortion-plus-noise as a function of frequency**





<span id="page-32-0"></span>

<span id="page-33-0"></span>







## <span id="page-35-0"></span>**14.10 BTL curves measured in the reference design**





<span id="page-37-0"></span>

<span id="page-38-0"></span>

**Class-D audio amplifier**

<span id="page-39-1"></span><span id="page-39-0"></span>

## **14.11 Typical application schematics (simplified)**







## <span id="page-43-0"></span>**15. Package outline**



#### **Fig 41. Package outline SOT287-1 (SO32)**

# <span id="page-44-0"></span>**16. Revision history**



# <span id="page-45-0"></span>**17. Legal information**

### <span id="page-45-1"></span>**17.1 Data sheet status**



[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

### <span id="page-45-2"></span>**17.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### <span id="page-45-3"></span>**17.3 Disclaimers**

**General —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Terms and conditions of sale** - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### <span id="page-45-4"></span>**17.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# <span id="page-45-5"></span>**18. Contact information**

For additional information, please visit: **http://www.nxp.com**

For sales office addresses, send an email to: **salesaddresses@nxp.com**

**Class-D audio amplifier**

## <span id="page-46-0"></span>**19. Contents**





Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

**© NXP B.V. 2007. All rights reserved.**

**PHILIPS** 

founded by

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 15 May 2007 Document identifier: TDA8933\_1**